http://scholars.ntou.edu.tw/handle/123456789/4934
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lai, Yung-Hao | en_US |
dc.contributor.author | Chang, Yang-Lang | en_US |
dc.contributor.author | Fang, Jyh-Perng | en_US |
dc.contributor.author | Chang, Lena | en_US |
dc.contributor.author | Kobayashi, Hirokazu | en_US |
dc.date.accessioned | 2020-11-19T03:33:49Z | - |
dc.date.available | 2020-11-19T03:33:49Z | - |
dc.date.issued | 2016-06 | - |
dc.identifier.issn | 0916-8508 | - |
dc.identifier.uri | http://scholars.ntou.edu.tw/handle/123456789/4934 | - |
dc.description.abstract | Through-silicon vias (TSV) allow the stacking of dies into multilayer structures, and solve connection problems between neighboring tiers for three-dimensional (3D) integrated circuit (IC) technology. Several studies have investigated the placement and routing in 3D ICs, but not much has focused on circuit partitioning for 3D stacking. However, with the scaling trend of CMOS technology, the influence of the area of I/O pads, power/ground (P/G) pads, and TSVs should not be neglected in 3D partitioning technology. In this paper, we propose an iterative layer-aware partitioning algorithm called EX-iLap, which takes into account the area of I/O pads, P/G pads, and TSVs for area balancing and minimization of inter-tier interconnections in a 3D structure. Minimizing the quantity of TSVs reduces the total silicon die area, which is the main source of recurring costs during fabrication. Furthermore, estimations of the number of TSVs and the total area are somewhat imprecise if P/G TSVs are not taken into account. Therefore, we calculate the power consumption of each cell and estimate the number of P/G TSVs at each layer. Experimental results show that, after considering the power of interconnections and pads, our algorithm can reduce area-overhead by similar to 39% and area standard deviation by similar to 69%, while increasing the quantity of TSVs by only 12%, as compared to the algorithm without considering the power of interconnections and pads. | en_US |
dc.language.iso | en_US | en_US |
dc.publisher | IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG | en_US |
dc.relation.ispartof | IEICE T FUND ELECTR | en_US |
dc.subject | DESIGN | en_US |
dc.subject | PLACEMENT | en_US |
dc.subject | ICS | en_US |
dc.title | Layer-Aware 3D-IC Partitioning for Area-Overhead Reduction Considering the Power of Interconnections and Pads | en_US |
dc.type | journal article | en_US |
dc.identifier.doi | 10.1587/transfun.E99.A.1206 | - |
dc.identifier.isi | WOS:000381564200024 | - |
dc.identifier.url | <Go to ISI>://WOS:000381564200024 | |
dc.relation.journalvolume | E99A | en_US |
dc.relation.journalissue | 6 | en_US |
dc.relation.pages | 1206-1215 | en_US |
item.cerifentitytype | Publications | - |
item.openairetype | journal article | - |
item.openairecristype | http://purl.org/coar/resource_type/c_6501 | - |
item.fulltext | no fulltext | - |
item.grantfulltext | none | - |
item.languageiso639-1 | en_US | - |
crisitem.author.dept | College of Electrical Engineering and Computer Science | - |
crisitem.author.dept | Department of Communications, Navigation and Control Engineering | - |
crisitem.author.dept | National Taiwan Ocean University,NTOU | - |
crisitem.author.parentorg | National Taiwan Ocean University,NTOU | - |
crisitem.author.parentorg | College of Electrical Engineering and Computer Science | - |
顯示於: | 07 AFFORDABLE & CLEAN ENERGY 通訊與導航工程學系 |
在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。