Skip navigation
  • 中文
  • English

DSpace CRIS

  • DSpace logo
  • 首頁
  • 研究成果檢索
  • 研究人員
  • 單位
  • 計畫
  • 分類瀏覽
    • 研究成果檢索
    • 研究人員
    • 單位
    • 計畫
  • 機構典藏
  • SDGs
  • 登入
  • 中文
  • English
  1. National Taiwan Ocean University Research Hub
  2. 電機資訊學院
  3. 電機工程學系
請用此 Handle URI 來引用此文件: http://scholars.ntou.edu.tw/handle/123456789/25787
DC 欄位值語言
dc.contributor.authorWu, Dian-Yingen_US
dc.contributor.authorChiu, Yu-Hsiangen_US
dc.contributor.authorLiu, Yu-Chenen_US
dc.contributor.authorWu, Cheng-Yeuen_US
dc.contributor.authorLour, Wen-Shiungen_US
dc.contributor.authorWu, Meng-Chyien_US
dc.date.accessioned2025-06-07T03:43:59Z-
dc.date.available2025-06-07T03:43:59Z-
dc.date.issued2024/10/29-
dc.identifier.issn0018-9383-
dc.identifier.urihttp://scholars.ntou.edu.tw/handle/123456789/25787-
dc.description.abstractIn this article, we demonstrate the fabrication of the Darlington cascode by monolithically integrating two InGaP/GaAs heterojunction bipolar transistors (HBTs)with one AlGaAs/InGaAs pseudomorphic high electronmobility transistor (pHEMT) from a GaAs-based bipolar high electron mobility transistor (BiHEMT) epitaxial wafer. To mitigate the thermal coupling effect and increase the collector current in the high current HBTs, two main techniques are investigated to fabricate the Darlington pair, nonuniform spacing among the multifinger emitter and interdigitated connection between emitter and base. The optimized integrated Darlington cascode configuration witha gate width of 20 mm of pHEMT exhibits a collector current of 580 mA, a current gain of 5337 at V-BE=3 V, and a current degradation of only 16% at 450 K compared to 300 K. Besides, no current collapse phenomenon due to thermal effect is observed at high currents. In addition, from the double-pulse test, the optimized Darlington cascode exhibits a fast turn-on time of 48.8 ns, a turn-off time of49.1 ns, and switching energy losses of 128 and 32.0 nJ during the turn-on and turn-off transients, respectively. The device performs well not just in the output current but also in its switching behavior.en_US
dc.language.isoEnglishen_US
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INCen_US
dc.relation.ispartofIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.subjectBipolar high electron mobility transistor (BiHEMT)en_US
dc.subjectDarlington cascadeen_US
dc.subjectDarlington cascadeen_US
dc.subjectdouble-pulse testen_US
dc.subjectdouble-pulse testen_US
dc.subjectGaAsen_US
dc.subjectGaAsen_US
dc.subjectheterojunction bipolar transistor (HBT)en_US
dc.subjectheterojunction bipolar transistor (HBT)en_US
dc.subjectmonolithicen_US
dc.titleMonolithic Integration of GaAs-Based Darlington Cascode With Multifinger and Nonuniform Spacing Emitteren_US
dc.typejournal articleen_US
dc.identifier.doi10.1109/TED.2024.3481204-
dc.identifier.isiWOS:001346671200001-
dc.identifier.eissn1557-9646-
item.grantfulltextnone-
item.languageiso639-1English-
item.cerifentitytypePublications-
item.fulltextno fulltext-
item.openairetypejournal article-
item.openairecristypehttp://purl.org/coar/resource_type/c_6501-
crisitem.author.deptCollege of Electrical Engineering and Computer Science-
crisitem.author.deptDepartment of Electrical Engineering-
crisitem.author.deptNational Taiwan Ocean University,NTOU-
crisitem.author.parentorgNational Taiwan Ocean University,NTOU-
crisitem.author.parentorgCollege of Electrical Engineering and Computer Science-
顯示於:電機工程學系
顯示文件簡單紀錄

Page view(s)

19
checked on 2025/6/30

Google ScholarTM

檢查

Altmetric

Altmetric

TAIR相關文章


在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。

瀏覽
  • 機構典藏
  • 研究成果檢索
  • 研究人員
  • 單位
  • 計畫
DSpace-CRIS Software Copyright © 2002-  Duraspace   4science - Extension maintained and optimized by NTU Library Logo 4SCIENCE 回饋