Skip navigation
  • 中文
  • English

DSpace CRIS

  • DSpace logo
  • 首頁
  • 研究成果檢索
  • 研究人員
  • 單位
  • 計畫
  • 分類瀏覽
    • 研究成果檢索
    • 研究人員
    • 單位
    • 計畫
  • 機構典藏
  • SDGs
  • 登入
  • 中文
  • English
  1. National Taiwan Ocean University Research Hub
  2. 電機資訊學院
  3. 通訊與導航工程學系
請用此 Handle URI 來引用此文件: http://scholars.ntou.edu.tw/handle/123456789/4934
DC 欄位值語言
dc.contributor.authorLai, Yung-Haoen_US
dc.contributor.authorChang, Yang-Langen_US
dc.contributor.authorFang, Jyh-Perngen_US
dc.contributor.authorChang, Lenaen_US
dc.contributor.authorKobayashi, Hirokazuen_US
dc.date.accessioned2020-11-19T03:33:49Z-
dc.date.available2020-11-19T03:33:49Z-
dc.date.issued2016-06-
dc.identifier.issn0916-8508-
dc.identifier.urihttp://scholars.ntou.edu.tw/handle/123456789/4934-
dc.description.abstractThrough-silicon vias (TSV) allow the stacking of dies into multilayer structures, and solve connection problems between neighboring tiers for three-dimensional (3D) integrated circuit (IC) technology. Several studies have investigated the placement and routing in 3D ICs, but not much has focused on circuit partitioning for 3D stacking. However, with the scaling trend of CMOS technology, the influence of the area of I/O pads, power/ground (P/G) pads, and TSVs should not be neglected in 3D partitioning technology. In this paper, we propose an iterative layer-aware partitioning algorithm called EX-iLap, which takes into account the area of I/O pads, P/G pads, and TSVs for area balancing and minimization of inter-tier interconnections in a 3D structure. Minimizing the quantity of TSVs reduces the total silicon die area, which is the main source of recurring costs during fabrication. Furthermore, estimations of the number of TSVs and the total area are somewhat imprecise if P/G TSVs are not taken into account. Therefore, we calculate the power consumption of each cell and estimate the number of P/G TSVs at each layer. Experimental results show that, after considering the power of interconnections and pads, our algorithm can reduce area-overhead by similar to 39% and area standard deviation by similar to 69%, while increasing the quantity of TSVs by only 12%, as compared to the algorithm without considering the power of interconnections and pads.en_US
dc.language.isoen_USen_US
dc.publisherIEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENGen_US
dc.relation.ispartofIEICE T FUND ELECTRen_US
dc.subjectDESIGNen_US
dc.subjectPLACEMENTen_US
dc.subjectICSen_US
dc.titleLayer-Aware 3D-IC Partitioning for Area-Overhead Reduction Considering the Power of Interconnections and Padsen_US
dc.typejournal articleen_US
dc.identifier.doi10.1587/transfun.E99.A.1206-
dc.identifier.isiWOS:000381564200024-
dc.identifier.url<Go to ISI>://WOS:000381564200024
dc.relation.journalvolumeE99Aen_US
dc.relation.journalissue6en_US
dc.relation.pages1206-1215en_US
item.openairecristypehttp://purl.org/coar/resource_type/c_6501-
item.cerifentitytypePublications-
item.languageiso639-1en_US-
item.fulltextno fulltext-
item.grantfulltextnone-
item.openairetypejournal article-
crisitem.author.deptCollege of Electrical Engineering and Computer Science-
crisitem.author.deptDepartment of Communications, Navigation and Control Engineering-
crisitem.author.deptNational Taiwan Ocean University,NTOU-
crisitem.author.parentorgNational Taiwan Ocean University,NTOU-
crisitem.author.parentorgCollege of Electrical Engineering and Computer Science-
顯示於:07 AFFORDABLE & CLEAN ENERGY
通訊與導航工程學系
顯示文件簡單紀錄

Page view(s)

148
上周
1
上個月
1
checked on 2025/6/30

Google ScholarTM

檢查

Altmetric

Altmetric

TAIR相關文章


在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。

瀏覽
  • 機構典藏
  • 研究成果檢索
  • 研究人員
  • 單位
  • 計畫
DSpace-CRIS Software Copyright © 2002-  Duraspace   4science - Extension maintained and optimized by NTU Library Logo 4SCIENCE 回饋